Siliconix AN1001 ## **LITE FOOT**™ **The Next Step in Surface-Mount Power MOSFETs** Wharton McDaniel and David Oldham When Siliconix introduced its LITTLE FOOT® MOSFETs, it was the first time that power MOSFETs had been offered in a true surface-mount package, the SOIC. LITTLE FOOT immediately found a home in new small form factor disk drives, computers, and cellular phones. The new LITE FOOT MOSFETs are the natural evolutionary response to the continuing demands of many markets for smaller and smaller packages. LITE FOOT MOSFETs have a smaller footprint and a lower profile than LITTLE FOOT, while maintaining low $r_{DS(on)}$ and high thermal performance. Siliconix has accomplished this by putting one or two high-density MOSFET die in a standard 8-pin TSSOP package mounted on a custom leadframe. ## The LITE FOOT Package LITE FOOT power MOSFETs require approximately half the PC board area of an equivalent LITTLE FOOT device (Figure 1). In addition to the reduction in board area, the package height has been reduced to 1.1 mm. Figure 1. An 8-pin LITE FOOT Package Next to an 8-Pin LITTLE FOOT Package with Views from Both Top and Side This is the low profile demanded by applications such as PCMCIA cards. It reduces the power package to the same height as many resistors and capacitors in 0805 and 0605 sizes. It also allows placement on the "passive" side of the PC board The standard pinouts of the LITE FOOT packages have been changed from the standard established by LITTLE FOOT. This change minimizes the contribution of interconnection resistance to r<sub>DS(on)</sub> and maximizes the transfer of heat out of the package. Figure 2 shows the pinouts for a single-die LITE FOOT. Notice that both sides of the package have Source and Drain connections, whereas LITTLE FOOT has the Source and Gate connections on one side of the package, and the Drain connections are on the opposite side. Figure 2. Pinouts for Single Die LITE FOOT Figure 3 shows the standard pinouts for a dual-die LITE FOOT. In this case, the connections for each individual MOSFET occupy one side. Figure 3. Pinouts for Dual-Die LITE FOOT 09/01/93 AN1001 Siliconix Because the TSSOP has a fine pitch foot print, the pad layout is somewhat more demanding than the layout of the SOIC. Careful attention must be paid to silkscreen-to-pad and soldermask-to-pad clearances. Also, fiduciary marks may be required. The design and spacing of the pads must be dealt with carefully. The pads must be sized to hold enough solder paste to form a good joint, but should not be so large or so placed as to extend under the body, increasing the potential for solder bridging. The pad pattern should allow for typical pick and place errors of 0.25 mm. Figure 4 shows the recommended pad pattern for PC board layout. ## Thermal Issues LITE FOOT MOSFETs have been given thermal ratings using the same methods used for LITTLE FOOT. The maximum thermal resistance junction-to-ambient is 83°C/W for the single die and 125°C/W for dual-die parts. LITE FOOT relies on a leadframe similar to LITTLE FOOT to remove heat from the package. The single- and dual-die leadframes are shown in Figure 5. The MOSFETs are characterized using a single pulse power test. For this test the device mounted on a one-square-inch piece of copper clad FR-4 PC board, such as those shown in Figure 6. The single pulse power test determines the maximum amount of power the part can handle for a given pulse width and defines the thermal resistance junction-to-ambient. The test is run for pulse widths ranging from approximately 10 ms to 100 seconds. The thermal resistance at 30 seconds is the rated thermal resistance for the part. This rating was chosen to allow comparison of packages and leadframes. At longer pulse widths, the PC board thermal charateristics become dominant, making all parts look the same. The actual test is based on dissipating a known amount of power in the device for a known period of time so the junction temperature is raised to $150^{\circ}$ C. The starting and ending junction temperatures are determined by measuring the forward drop of the body diode. The thermal resistance for that pulse width is defined by the temperature rise of the junction above ambient and the power of the pulse, $\Delta T$ ja/P. Figure 7 shows the single pulse power curve of the Si6436DQ laid over the curve of the Si9936DY to give a comparison of the thermal performance. The die in the Figure 4. Pad Pattern for PC Board Layout a) 8-Pin Single-Pad TSSOP b) 8-Pin Dual-Pad TSSOP **Figure 5.** Leadframe Figure 6. 2 09/01/93 Siliconix AN1001 Figure 7. Comparison of Thermal Performance TSSOP Package | | Millimeters | | Inches | | |----------------|-------------|------|-----------|-------| | Dim | Min | Max | Min | Max | | A | 0.85 | 1.20 | 0.033 | 0.047 | | A <sub>1</sub> | 0.05 | 0.15 | 0.002 | 0.006 | | b | 0.19 | 0.30 | 0.007 | 0.012 | | С | 0.13 | | 0.005 | | | D | 2.90 | 3.10 | 0.113 | 0.121 | | E | 4.30 | 4.50 | 0.168 | 0.176 | | E <sub>1</sub> | 6.40 BSC | | 0.250 BSC | | | e | 0.65 BSC | | 0.025 BSC | | **SO-8 Package** | | Millimeters | | Inches | | |----------------|-------------|------|-----------|-------| | Dim | Min | Max | Min | Max | | A | 1.35 | 1.75 | 0.053 | 0.069 | | $\mathbf{A_1}$ | 0.10 | 0.20 | 0.004 | 0.008 | | b | 0.35 | 0.45 | 0.014 | 0.018 | | с | 0.18 | 0.23 | 0.007 | 0.009 | | D | 4.69 | 5.00 | 0.185 | 0.196 | | E | 3.50 | 4.05 | 0.140 | 0.160 | | $\mathbf{E_1}$ | 5.70 | 6.30 | 0.224 | 0.248 | | e | 1.27 BSC | | 0.050 BSC | | two devices have equivalent die areas, making this a comparison of the packaging. This comparison shows that the TSSOP package performs as well as the SOIC out to 150 ms, with long-term performance being 0.5 W less. Although the thermal performance is less, LITE FOOT will operate in a large percentage of applications that are currently being served by LITTLE FOOT. ## **Conclusion** LITE FOOT power MOSFETs provide a significant reduction in PC board footprint and package height, allowing reduction in board size and application where SOICs will not fit. This is accomplished using a standard IC package and a custom leadframe, combining small size with good power handling capability. Figure 8.